A PWM modulator that implements the given duty cycle, i.e., 100*d
percent of the switching period, the output signal is high, th
remaining 100*(d-1) percent of the switching period, the output
signal is low.
Generated at 2026-05-09T18:18:56Z by OpenModelicaOpenModelica 1.26.7 using
GenerateDoc.mos